Epson S1C33210 Manuel d'utilisateur

Naviguer en ligne ou télécharger Manuel d'utilisateur pour Ordinateurs Epson S1C33210. Epson S1C33210 User Manual Manuel d'utilisatio

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 559
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 0
MF1517-01
Technical Manual
CMOS 32
-
BIT SINGLE CHIP MICROCOMPUTER
S1C33210 PRODUCT PART
S1C33210 FUNCTION PART
S1C33210
Vue de la page 0
1 2 3 4 5 6 ... 558 559

Résumé du contenu

Page 1 - S1C33210

MF1517-01Technical ManualCMOS 32-BIT SINGLE CHIP MICROCOMPUTER S1C33210 PRODUCT PART S1C33210 FUNCTION PARTS1C33210

Page 2 - 2002 All rights reserved

TABLE OF CONTENTSvi EPSONIII-7 CLOCK TIMER ...B-III-7-1Co

Page 3 - S1C33210 Technical Manual

8 ELECTRICAL CHARACTERISTICSA-86 EPSON S1C33210 PRODUCT PART8.8 PLL CharacteristicsSetting the PLLS0 and PLLS1 pins (recommended operating condition)

Page 4

9 PACKAGES1C33210 PRODUCT PART EPSON A-879 Package9.1 Plastic PackageQFP15-128pin(Unit: mm)14±0.116±0.4659614±0.116±0.43364INDEX0.16321128971.4±0.10.

Page 5 - Table of Contents

10 PAD LAYOUTA-88 EPSON S1C33210 PRODUCT PART10 Pad Layout10.1 Pad Layout DiagramXY(0, 0)TBD mmTBD mm1 5 10 15 20 25 30 35 40 45 50 55 60657075808590

Page 6

10 PAD LAYOUTS1C33210 PRODUCT PART EPSON A-8910.2 Pad Coordinate(Unit: µm)No. Pad name X Y No. Pad name X Y1 P15/EXCL4/#DMAEND0 -2.352 -2.54 51 K62/A

Page 7 - S1C33210 FUNCTION PART

10 PAD LAYOUTA-90 EPSON S1C33210 PRODUCT PARTNo. Pad name X Y No. Pad name X Y101 N.C. 2.834 1.554 151 N.C. -1.26 2.54102 P35/#BUSACK 2.834 1.638 152

Page 8

10 PAD LAYOUTS1C33210 PRODUCT PART EPSON A-91No. Pad name X Y201 N.C. -2.834 -0.966202 P23/TM1 -2.834 -1.05203 N.C. -2.834 -1.134204 DSIO -2.834 -1.2

Page 9

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSA-92 EPSON S1C33210 PRODUCT PARTAppendix A <Reference> External Device Interfac

Page 10 - TABLE OF CONTENTS

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSS1C33210 PRODUCT PART EPSON A-93A.1 DRAM (70ns)DRAM interface setup examples – 70nsOp

Page 11 - EPSON vii

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSA-94 EPSON S1C33210 PRODUCT PARTDRAM: 70ns, CPU: 33MHz, random read/write cycle2RAS c

Page 12

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSS1C33210 PRODUCT PART EPSON A-95DRAM: 70ns, CPU: 25/20MHz, random read/write cycle1RA

Page 13 - PRODUCT PART

TABLE OF CONTENTSEPSON viiOverview...

Page 14

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSA-96 EPSON S1C33210 PRODUCT PARTA.2 DRAM (60ns)DRAM interface setup examples – 60nsOp

Page 15 - 1 Outline

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSS1C33210 PRODUCT PART EPSON A-97DRAM: 60ns, CPU: 33MHz, random read/write cycle2RAS c

Page 16 - Supply form

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSA-98 EPSON S1C33210 PRODUCT PARTDRAM: 60ns, CPU: 25MHz, random read/write cycle1RAS c

Page 17

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSS1C33210 PRODUCT PART EPSON A-99DRAM: 60ns, CPU: 20MHz, random read/write cycle1RAS c

Page 18 - 1.3 Pin Description

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSA-100 EPSON S1C33210 PRODUCT PARTA.3 ROM and Burst ROMBurst ROM and mask ROM interfac

Page 19 - SS 3, 22, 39, 54, 67, 90

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSS1C33210 PRODUCT PART EPSON A-101ROM: 100ns, CPU: 25MHz, normal readBCLKA[23:0]#CE9,

Page 20 - 1 OUTLINE

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSA-102 EPSON S1C33210 PRODUCT PARTA.4 SRAM (55ns)SRAM interface setup examples – 55nsO

Page 21 - EPSON A-7

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSS1C33210 PRODUCT PART EPSON A-103SRAM: 55ns, CPU: 20MHz, read cycleBCLKA[23:0]#CEx#RD

Page 22

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSA-104 EPSON S1C33210 PRODUCT PARTA.5 SRAM (70ns)SRAM interface setup examples – 70nsO

Page 23 - EPSON A-9

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSS1C33210 PRODUCT PART EPSON A-105SRAM: 70ns, CPU: 25/20MHz, read cycleBCLKA[23:0]#CEx

Page 24

TABLE OF CONTENTSviii EPSONIV ANALOG BLOCKIV-1 INTRODUCTION...

Page 25 - 2 Power Supply

APPENDIX A <REFERENCE> EXTERNAL DEVICE INTERFACE TIMINGSA-106 EPSON S1C33210 PRODUCT PARTA.6 8255A8255A interface setup examplesOperating Rea

Page 26 - 2 POWER SUPPLY

APPENDIX B PIN CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-107Appendix B Pin CharacteristicsPin No. Signal name I/O cell Characteristic Pull-up/ P

Page 27 - 3 Internal Memory

APPENDIX B PIN CHARACTERISTICSA-108 EPSON S1C33210 PRODUCT PARTPin No. Signal name I/O cell Characteristic Pull-up/ Power Remarksname Input Output

Page 28 - 4 Peripheral Circuits

APPENDIX B PIN CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-109Pin No. Signal name I/O cell Characteristic Pull-up/ Power Remarksname Input Output

Page 29 - 4.2 I/O Memory Map

APPENDIX B PIN CHARACTERISTICSA-110 EPSON S1C33210 PRODUCT PARTTHIS PAGE IS BLANK.

Page 30 - 4 PERIPHERAL CIRCUITS

S1C33210FUNCTION PART

Page 32

S1C33210 FUNCTION PARTI OUTLINE

Page 34

I OUTLINE: INTRODUCTIONS1C33210 FUNCTION PART EPSON B-I-1-1I-1 INTRODUCTIONThe Function Part gives a detailed description of the various function bloc

Page 35 - EPSON A-21

S1C33210PRODUCT PART

Page 36

I OUTLINE: INTRODUCTIONB-I-1-2 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 37 - EPSON A-23

I OUTLINE: BLOCK DIAGRAMS1C33210 FUNCTION PART EPSON B-I-2-1I-2 BLOCK DIAGRAMThe S1C33210 consists of five major blocks: C33 Core Block, C33 Periphera

Page 38

I OUTLINE: BLOCK DIAGRAMB-I-2-2 EPSON S1C33210 FUNCTION PARTC33 Core BlockThe C33 Core Block consists of a functional block C33_CORE including CPU, BC

Page 39 - EPSON A-25

I OUTLINE: LIST OF PINSS1C33210 FUNCTION PART EPSON B-I-3-1I-3 LIST OF PINSList of External I/O PinsThe following lists the external I/O pins of the C

Page 40

I OUTLINE: LIST OF PINSB-I-3-2 EPSON S1C33210 FUNCTION PARTPin name I/O Pull-up FunctionP30#WAIT#CE4&5I/O – P30: I/O port when CFP30(D0/0x402DC) =

Page 41 - EPSON A-27

I OUTLINE: LIST OF PINSS1C33210 FUNCTION PART EPSON B-I-3-3Table 3.3 List of Pins for Internal Peripheral CircuitsPin name I/O Pull-up FunctionK52#AD

Page 42

I OUTLINE: LIST OF PINSB-I-3-4 EPSON S1C33210 FUNCTION PARTPin name I/O Pull-up FunctionP16EXCL5#DMAEND1I/O – P16: I/O port when CFP16(D6/0x402D4) = &

Page 43 - EPSON A-29

I OUTLINE: LIST OF PINSS1C33210 FUNCTION PART EPSON B-I-3-5Table 3.4 List of Pins for Clock GeneratorPin name I/O Pull-up FunctionOSC1 I – Low-speed

Page 44

I OUTLINE: LIST OF PINSB-I-3-6 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 45 - EPSON A-31

S1C33210 FUNCTION PARTII CORE BLOCK

Page 48

II CORE BLOCK: INTRODUCTIONS1C33210 FUNCTION PART EPSON B-II-1-1II-1 INTRODUCTIONThe core block consists of a functional block C33_CORE including CPU,

Page 49 - EPSON A-35

II CORE BLOCK: INTRODUCTIONB-II-1-2 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 50

II CORE BLOCK: CPU AND OPERATING MODES1C33210 FUNCTION PART EPSON B-II-2-1II-2 CPU AND OPERATING MODECPUThe C33 Core Block employs the S1C33000 32-bi

Page 51 - EPSON A-37

II CORE BLOCK: CPU AND OPERATING MODEB-II-2-2 EPSON S1C33210 FUNCTION PARTStandby ModeThe CPU supports three standby modes: two HALT modes and a SLEEP

Page 52

II CORE BLOCK: CPU AND OPERATING MODES1C33210 FUNCTION PART EPSON B-II-2-3Notes on Standby ModeInterruptsThe standby mode can be canceled by an interr

Page 53 - EPSON A-39

II CORE BLOCK: CPU AND OPERATING MODEB-II-2-4 EPSON S1C33210 FUNCTION PARTTrap TableTable 2.1 shows the trap table in the C33 Core. Refer to the "

Page 54

II CORE BLOCK: CPU AND OPERATING MODES1C33210 FUNCTION PART EPSON B-II-2-5HEXNo.Vector number(Hex address)Exception/interrupt name Exception/interrupt

Page 55 - EPSON A-41

II CORE BLOCK: CPU AND OPERATING MODEB-II-2-6 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 56

II CORE BLOCK: INITIAL RESETS1C33210 FUNCTION PART EPSON B-II-3-1II-3 INITIAL RESETPins for Initial ResetTable 3.1 shows the pins used for initial res

Page 57 - EPSON A-43

1 OUTLINES1C33210 PRODUCT PART EPSON A-11 OutlineThe S1C33210 is a Seiko Epson original 32-bit microcomputer. It features high speed, low power consu

Page 58

II CORE BLOCK: INITIAL RESETB-II-3-2 EPSON S1C33210 FUNCTION PARTPower-on ResetBe sure to reset (cold start) the chip after turning on the power to st

Page 59 - EPSON A-45

II CORE BLOCK: INITIAL RESETS1C33210 FUNCTION PART EPSON B-II-3-3Boot AddressWhen the core CPU is initially reset, it reads the reset vector (program

Page 60

II CORE BLOCK: INITIAL RESETB-II-3-4 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 61 - EPSON A-47

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-1II-4 BCU (Bus Control Unit)The BCU (Bus Control Unit) provides an interface

Page 62

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-2 EPSON S1C33210 FUNCTION PARTUser interface signalsTable 4.2 List of User Interface SignalsSignal name I

Page 63 - EPSON A-49

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-3Combination of System Bus Control SignalsThe bus control signal pins that ha

Page 64

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-4 EPSON S1C33210 FUNCTION PARTMemory AreaMemory MapFigure 4.1 shows the memory map supported by the BCU.In

Page 65 - EPSON A-51

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-5External Memory Map and Chip EnableThe BCU has a 24-bit external address bus

Page 66

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-6 EPSON S1C33210 FUNCTION PARTAreaArea 17+18 (#CE17+18) SRAM type 8 or 16 bitsAreas 15–16 (#CE15+16) SR

Page 67 - EPSON A-53

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-7Using Internal Memory on External Memory AreaThe BCU allows using of an inte

Page 68

1 OUTLINEA-2 EPSON S1C33210 PRODUCT PARTGeneral-purpose input Shared with the I/O pins for internal peripheral circuitsand output ports: Input port 7

Page 69 - EPSON A-55

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-8 EPSON S1C33210 FUNCTION PARTArea 10Area 10 is an external memory area that includes the boot address (0x

Page 70

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-9Setting External Bus ConditionsThe type, size, and wait conditions of a devi

Page 71 - EPSON A-57

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-10 EPSON S1C33210 FUNCTION PARTSetting SRAM Timing ConditionsThe areas set for the SRAM allow wait cycles

Page 72

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-11Output disable delay timeIn cases when a device having a long output disabl

Page 73 - EPSON A-59

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-12 EPSON S1C33210 FUNCTION PARTBus OperationData Arrangement in MemoryThe S1C33 Family of devices handle d

Page 74

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-13These bus operations are shown in the figure below, taking the example of t

Page 75 - EPSON A-61

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-14 EPSON S1C33210 FUNCTION PARTByte 115 Data bus 0#WRL1#WRH1A00A1∗No.1Byte 0Bus

Page 76 - 5 Power-Down Control

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-15Ignored15 Data bus 0#WRL1111#WRHXXXXA00101A10011N

Page 77

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-16 EPSON S1C33210 FUNCTION PARTIgnored15 Data bus 0#WRL1#WRHXA0∗A1∗No.1Byte 0Byt

Page 78

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-17Since the bus clock is generated from the CPU system clock (CPU_CLK), the f

Page 79

1 OUTLINES1C33210 PRODUCT PART EPSON A-31.2 Block DiagramVDDVSSA[23:0]D[15:0]#RD#WRL/#WR/#WE#WRH/#BSH#HCAS#LCAS#CE10EX #CE[9:4]#WAIT(P30)#DRD(P20)#DW

Page 80 - 7 Precautions on Mounting

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-18 EPSON S1C33210 FUNCTION PARTBus Cycles in External System InterfaceThe following shows a sample SRAM co

Page 81 - Arrangement of Signal Lines

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-19The above example shows a read cycle when a wait mode is inserted via the #

Page 82 - 8 Electrical Characteristics

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-20 EPSON S1C33210 FUNCTION PARTSRAM Write CyclesBasic write cycle with no wait modeBCLKA[23:0]#CExxD[15:0]

Page 83 - OSC1 – 32.768 – kHz

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-21Write cycle with wait modeExample: When the BCU has no internal wait mode,

Page 84 - 8.3 DC Characteristics

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-22 EPSON S1C33210 FUNCTION PARTBurst ROM Read CyclesBurst read cycleExample: When 4-consecutive-burst and

Page 85 - 8.4 Current Consumption

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-23DRAM Direct InterfaceOutline of DRAM InterfaceThe BCU incorporates a DRAM d

Page 86 - D -3 – 3 LSB

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-24 EPSON S1C33210 FUNCTION PARTDRAM Setting ConditionsThe DRAM interface allows the following conditions

Page 87 - Differential linearity error

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-25Column address sizeWhen accessing DRAM, addresses are divided into a row ad

Page 88 - 8.6 AC Characteristics

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-26 EPSON S1C33210 FUNCTION PARTRefresh RPC delayUse RPC0 to set the RPC delay value of a refresh cycle (a

Page 89 - Item Symbol Min. Max. Unit ∗

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-27DRAM Read/Write CyclesThe following shows the basic bus cycles of DRAM.The

Page 90 - SRAM write cycle

1 OUTLINEA-4 EPSON S1C33210 PRODUCT PART1.3 Pin Description1.3.1 Pin Layout Diagram (plastic package)QFP15-128pin65963364INDEX32112897No.123456789101

Page 91

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-28 EPSON S1C33210 FUNCTION PARTDRAM random write cycleExample: RAS: 1 cycle; CAS: 2 cycles; Precharge: 1 c

Page 92 - 8 ELECTRICAL CHARACTERISTICS

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-29Operation in successive RAS modeExample: RAS: 2 cycles; CAS: 1 cycle; Prech

Page 93 - (C1 only)

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-30 EPSON S1C33210 FUNCTION PARTDRAM Refresh CyclesThe DRAM interface supports a CAS-before-RAS refresh cyc

Page 94

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-31Normally, DRAM specifications require that the contents of all row addresse

Page 95 - DRAM fast-page access cycle

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-32 EPSON S1C33210 FUNCTION PARTDRAM refresh when bus ownership control is releasedIn systems where DRAM is

Page 96 - EDO DRAM page access cycle

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-33I/O Memory of BCUTable 4.21 shows the control bits of the BCU. These I/O me

Page 97 - Burst ROM read cycle

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-34 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–A12SZA12DF1

Page 98

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-35NameAddressRegister name Bit Function Setting Init. R/W Remarks–A6DF1A6DF0–

Page 99 - OSC3 ceramic oscillation

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-36 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks1 Successive

Page 100 - 8.8 PLL Characteristics

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-37A18SZ:Areas 18–17 device size selection (DE) / Areas 18–15 set-up register

Page 101 - 9 Package

1 OUTLINES1C33210 PRODUCT PART EPSON A-51.3.2 Pin FunctionsTable 1.3.1 List of Pins for Power Supply SystemPin name Pin No. I/O Pull-up FunctionQFP1

Page 102 - 10 Pad Layout

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-38 EPSON S1C33210 FUNCTION PARTAt cold start, these bits are set to "111" (7 cycles). At hot sta

Page 103 - 10.2 Pad Coordinate

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-39A10DRA: Area 10 burst ROM selection (D8) / Areas 10–9 set-up register (0x48

Page 104

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-40 EPSON S1C33210 FUNCTION PARTRCA1–RCA0: Column address size selection (D[B:A]) / Bus control register (0

Page 105

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-41RRA1–RRA0: Refresh RAS pulse width selection (D[6:5]) / Bus control registe

Page 106 - EPSON S1C33210 PRODUCT PART

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-42 EPSON S1C33210 FUNCTION PARTSWAITE: #WAIT enable (D0) / Bus control register (0x4812E)Enable or disable

Page 107 - A.1 DRAM (70ns)

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-43CRAS: Successive RAS mode (D8) / DRAM timing set-up register (0x48130)Set t

Page 108

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-44 EPSON S1C33210 FUNCTION PARTA18IO: Areas 18–17 internal/external access selection (DF) / Access control

Page 109 - RPC tCSR tCHR

II CORE BLOCK: BCU (Bus Control Unit)S1C33210 FUNCTION PART EPSON B-II-4-45A18RD: Areas 18–17 read signal (D7) / G/A read signal control register (0x4

Page 110 - A.2 DRAM (60ns)

II CORE BLOCK: BCU (Bus Control Unit)B-II-4-46 EPSON S1C33210 FUNCTION PARTA1X1MD: Area 1 access speed (D3) / BCLK select register (0x4813A)Select a n

Page 111 - EPSON A-97

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-1II-5 ITC (Interrupt Controller)The C33 Core Block contains an interrupt

Page 112

NOTICENo part of this material may be reproduced or duplicated in any form or by any means without the writtenpermission of Seiko Epson. Seiko Epson r

Page 113

1 OUTLINEA-6 EPSON S1C33210 PRODUCT PARTPin name Pin No. I/O Pull-up FunctionQFP15-128#CE4#CE11#CE11&1235 O – #CE4: Area 4 chip enable when CEFUN

Page 114 - A.3 ROM and Burst ROM

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-2 EPSON S1C33210 FUNCTION PARTContents of table"Hex No." indicates an interrupt number in he

Page 115

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-3Interrupt Factors and Intelligent DMASeveral interrupt factors can be se

Page 116 - A.4 SRAM (55ns)

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-4 EPSON S1C33210 FUNCTION PARTTrap TableThe C33 Core Block allows the base (starting) address of the t

Page 117

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-5Control of Maskable InterruptsStructure of the Interrupt ControllerThe i

Page 118 - A.5 SRAM (70ns)

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-6 EPSON S1C33210 FUNCTION PARTThe IL is rewritten for only maskable interrupts and not for any other t

Page 119

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-7Interrupt enable registerThis register controls the output of an interru

Page 120 - A.6 8255A

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-8 EPSON S1C33210 FUNCTION PARTInterrupt Priority Register and Interrupt LevelsThe interrupt priority r

Page 121 - Pin Characteristics

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-9IDMA InvocationThe interrupt factors for which IDMA channel numbers are

Page 122

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-10 EPSON S1C33210 FUNCTION PARTInterrupt after IDMA transferTo generate an interrupt after completion

Page 123 - EPSON A-109

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-11HSDMA InvocationSome interrupt factors can invoke high-speed DMAs (HSDM

Page 124 - THIS PAGE IS BLANK

1 OUTLINES1C33210 PRODUCT PART EPSON A-7Table 1.3.3 List of Pins for HSDMA Control SignalsPin name Pin No. I/O Pull-up FunctionQFP15-128K50#DMAREQ01

Page 125 - FUNCTION PART

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-12 EPSON S1C33210 FUNCTION PARTI/O Memory of Interrupt ControllerTable 5.3 shows the control bits of t

Page 126

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-13NameAddressRegister name Bit Function Setting Init. R/W Remarks–0 to 70

Page 127 - I OUTLINE

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-14 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksE16TC5E1

Page 128

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-15NameAddressRegister name Bit Function Setting Init. R/W Remarks–FP7FP6F

Page 129 - I-1 INTRODUCTION

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-16 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksHSD1S3HS

Page 130

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-17NameAddressRegister name Bit Function Setting Init. R/W RemarksT8CH5S0S

Page 131 - I-2 BLOCK DIAGRAM

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-18 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–A10BW1A

Page 132 - C33 Memory Block

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-19Fxxx: Interrupt factor flagIndicate the status of interrupt factors gen

Page 133 - I-3 LIST OF PINS

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-20 EPSON S1C33210 FUNCTION PARTDExxx: IDMA enable registerEnable or disable the IDMA request.When usin

Page 134 - EPSON S1C33210 FUNCTION PART

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-21DENONLY: IDMA enable register set method selection (D2) / Flag set/r

Page 135 - EPSON B-I-3-3

1 OUTLINEA-8 EPSON S1C33210 PRODUCT PARTTable 1.3.4 List of Pins for Internal Peripheral CircuitsPin name Pin No. I/O Pull-up FunctionQFP15-128K52#A

Page 136

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-22 EPSON S1C33210 FUNCTION PARTSIO2TS0: SIO Ch.2 transmit-buffer empty/FP3 interrupt factor switching(

Page 137 - OSC3) fout (fPSCIN)

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-23SIO2RS1: SIO Ch.2 receive-buffer full/TM16 Ch.5 compare B interrupt fac

Page 138

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-24 EPSON S1C33210 FUNCTION PARTSIO3ES1: SIO Ch.3 receive error/TM16 Ch.3 compare A interrupt factor sw

Page 139 - II CORE BLOCK

II CORE BLOCK: ITC (Interrupt Controller)S1C33210 FUNCTION PART EPSON B-II-5-25TTBR09–TTBR00: Trap table base address [9:0] (D[9:0]) / TTBR low-order

Page 140

II CORE BLOCK: ITC (Interrupt Controller)B-II-5-26 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 141 - II-1 INTRODUCTION

II CORE BLOCK: CLG (Clock Generator)S1C33210 FUNCTION PART EPSON B-II-6-1II-6 CLG (Clock Generator)This section describes the method for controlling t

Page 142

II CORE BLOCK: CLG (Clock Generator)B-II-6-2 EPSON S1C33210 FUNCTION PARTI/O Pins of Clock GeneratorTable 6.1 lists the I/O pins of the clock generato

Page 143 - II-2 CPU AND OPERATING MODE

II CORE BLOCK: CLG (Clock Generator)S1C33210 FUNCTION PART EPSON B-II-6-3PLLThe PLL inputs the OSC3 clock and multiply its frequency. The multiply mod

Page 144 - Standby Mode

II CORE BLOCK: CLG (Clock Generator)B-II-6-4 EPSON S1C33210 FUNCTION PARTSetting and Switching Over the CPU Operating ClockSetting the CPU operating c

Page 145 - Debug Mode

II CORE BLOCK: CLG (Clock Generator)S1C33210 FUNCTION PART EPSON B-II-6-5Power-Control Register Protection FlagThe power-control register at address 0

Page 146 - Trap Table

1 OUTLINES1C33210 PRODUCT PART EPSON A-9Pin name Pin No. I/O Pull-up FunctionQFP15-128P13EXCL3T8UF3DPCO124 I/O – P13: I/O port when CFP13(D3/0x402D4)

Page 147 - EPSON B-II-2-5

II CORE BLOCK: CLG (Clock Generator)B-II-6-6 EPSON S1C33210 FUNCTION PARTI/O Memory of Clock GeneratorTable 6.4 lists the control bits of clock genera

Page 148

II CORE BLOCK: CLG (Clock Generator)S1C33210 FUNCTION PART EPSON B-II-6-7CLKCHG: CPU operating clock switch (D2) / Power control register (0x40180)Sel

Page 149 - II-3 INITIAL RESET

II CORE BLOCK: CLG (Clock Generator)B-II-6-8 EPSON S1C33210 FUNCTION PARTThe following shows the operating status in HALT mode (basic mode and HALT2 m

Page 150 - Reset Pulse

II CORE BLOCK: CLG (Clock Generator)S1C33210 FUNCTION PART EPSON B-II-6-9Programming Notes (1) Immediately after the high-speed (OSC3) oscillation ci

Page 151 - Boot Address

II CORE BLOCK: CLG (Clock Generator)B-II-6-10 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 152

II CORE BLOCK: DBG (Debug Unit)S1C33210 FUNCTION PART EPSON B-II-7-1II-7 DBG (Debug Unit)Debug CircuitThe C33 Core Block has a built-in debug circuit.

Page 153 - II-4 BCU (Bus Control Unit)

II CORE BLOCK: DBG (Debug Unit)B-II-7-2 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 154 - User interface signals

S1C33210 FUNCTION PARTIII PERIPHERAL BLOCK

Page 156 - Memory Area

III PERIPHERAL BLOCK: INTRODUCTIONS1C33210 FUNCTION PART EPSON B-III-1-1III-1 INTRODUCTIONThe C33 peripheral block consists of a prescaler, six 8-bit

Page 157

1 OUTLINEA-10 EPSON S1C33210 PRODUCT PARTPin name Pin No. I/O Pull-up FunctionQFP15-128DTR 95 O – DTR output *1RTS 94 O – RTS output*1TXDSOUT3100 O –

Page 158

III PERIPHERAL BLOCK: INTRODUCTIONB-III-1-2 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 159 - Exclusive Signals for Areas

III PERIPHERAL BLOCK: PRESCALERS1C33210 FUNCTION PART EPSON B-III-2-1III-2 PRESCALERConfiguration of PrescalerThe prescaler divides the source clock (

Page 160 - Area 10 memory map

III PERIPHERAL BLOCK: PRESCALERB-III-2-2 EPSON S1C33210 FUNCTION PARTSelecting Division Ratio and Output Control for PrescalerThe prescaler has regist

Page 161 - Setting Device Type and Size

III PERIPHERAL BLOCK: PRESCALERS1C33210 FUNCTION PART EPSON B-III-2-3I/O Memory of PrescalerTable 2.3 shows the control bits of the prescaler.Table 2.

Page 162 - Wait cycles

III PERIPHERAL BLOCK: PRESCALERB-III-2-4 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks––P16TON3P16TS32P1

Page 163 - Burst mode

III PERIPHERAL BLOCK: PRESCALERS1C33210 FUNCTION PART EPSON B-III-2-5NameAddressRegister name Bit Function Setting Init. R/W Remarks1 On 0 OffP8TON3P8

Page 164 - Bus Operation

III PERIPHERAL BLOCK: PRESCALERB-III-2-6 EPSON S1C33210 FUNCTION PARTCLGP7–CLGP0:Power-control register protection flag ([D[7:0]) / Power control prot

Page 165 - EPSON B-II-4-13

III PERIPHERAL BLOCK: PRESCALERS1C33210 FUNCTION PART EPSON B-III-2-7P16TON0: 16-bit timer 0 clock control (D3) / 16-bit timer 0 clock control registe

Page 166

III PERIPHERAL BLOCK: PRESCALERB-III-2-8 EPSON S1C33210 FUNCTION PART1)Blocks that use an operating clock generated by the prescaler• 16-bit programma

Page 167

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-3-1III-3 8-BIT PROGRAMMABLE TIMERSConfiguration of 8-Bit Programmabl

Page 168 - Bus Clock

2 POWER SUPPLYS1C33210 PRODUCT PART EPSON A-112 Power SupplyThis chapter explains the operating voltage of the S1C33210.2.1 Power Supply PinsThe S1C3

Page 169 - Bus Clock Output

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSB-III-3-2 EPSON S1C33210 FUNCTION PARTUses of 8-Bit Programmable TimersThe down-counter of the 8-bit pr

Page 170 - SRAM Read Cycles

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-3-38-bit programmable timer 2 • Clock supply to the Ch.0 serial inte

Page 171 - Bus Timing

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSB-III-3-4 EPSON S1C33210 FUNCTION PARTControl and Operation of 8-Bit Programmable TimerWith the 8-bit p

Page 172

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-3-5Setting preset data (initial counter value)Each timer has an 8-bi

Page 173 - Write cycle with wait mode

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSB-III-3-6 EPSON S1C33210 FUNCTION PARTWhen both the timer RUN/STOP control bit (PTRUNx) and the timer p

Page 174 - Write cycle to burst ROM area

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-3-7Control of Clock OutputWhen outputting an underflow signal of the

Page 175 - DRAM Direct Interface

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSB-III-3-8 EPSON S1C33210 FUNCTION PART8-Bit Programmable Timer Interrupts and DMAThe 8-bit programmable

Page 176 - DRAM Setting Conditions

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-3-9High-speed DMAThe underflow interrupt factor of the timer 0 to 3

Page 177 - Refresh method

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSB-III-3-10 EPSON S1C33210 FUNCTION PARTI/O Memory of 8-Bit Programmable TimersTable 3.6 shows the contr

Page 178 - RAS cycle control

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-3-11NameAddressRegister name Bit Function Setting Init. R/W Remarks–

Page 179 - DRAM Read/Write Cycles

2 POWER SUPPLYA-12 EPSON S1C33210 PRODUCT PART2.3 Power Supply for Analog Circuits (AVDD)The analog power supply pin (AVDD) is provided separately fr

Page 180 - DRAM random write cycle

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSB-III-3-12 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–

Page 181 - EPSON B-II-4-29

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-3-13CFP13–CFP10: P1[3:0] pin function selection (D[3:0]) / P1 functi

Page 182 - Self-refresh

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSB-III-3-14 EPSON S1C33210 FUNCTION PARTPTD07–PTD00: Timer 0 counter data (D[7:0]) / 8-bit timer 0 count

Page 183 - Releasing External Bus

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-3-15PTOUT0: Timer 0 clock output control register (D2) / 8-bit timer

Page 184

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSB-III-3-16 EPSON S1C33210 FUNCTION PARTF8TUx is the interrupt factor flag corresponding to each timer.

Page 185 - I/O Memory of BCU

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-3-17DE8TU0: Timer 0 IDMA enable (D2) / 16-bit timer 5, 8-bit timer,

Page 186

III PERIPHERAL BLOCK: 8-BIT PROGRAMMABLE TIMERSB-III-3-18 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 187 - EPSON B-II-4-35

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-1III-4 16-BIT PROGRAMMABLE TIMERSConfiguration of 16-Bit Programm

Page 188

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-2 EPSON S1C33210 FUNCTION PARTI/O Pins of 16-Bit Programmable TimersTable 4.1 shows the input/

Page 189 - AxxDF1 AxxDF0 Delay time

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-3Uses of 16-Bit Programmable TimersThe up-counters of the 16-bit

Page 190

3 INTERNAL MEMORYS1C33210 PRODUCT PART EPSON A-133 Internal MemoryThis chapter explains the internal memory configuration.Figure 3.1 shows the S1C332

Page 191 - EPSON B-II-4-39

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-4 EPSON S1C33210 FUNCTION PARTControl and Operation of 16-Bit Programmable TimerThe following

Page 192 - RCA1 RCA0 Column address size

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-5• External clockWhen using the timer as an event counter by supp

Page 193 - RRA1 RRA0 Pulse width

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-6 EPSON S1C33210 FUNCTION PARTResetting the counterEach timer includes the PRESETx bit to rese

Page 194

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-7Controlling Clock OutputThe timers can generate a TMx signal usi

Page 195 - RASC1 RASC0 Number of cycles

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-8 EPSON S1C33210 FUNCTION PARTWhen OUTINVx = "0" (active high):The timer outputs a l

Page 196

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-916-Bit Programmable Timer Interrupts and DMAThe 16-bit programma

Page 197

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-10 EPSON S1C33210 FUNCTION PARTFor IDMA to be invoked, the IDMA request and IDMA enable bits s

Page 198 - Programming Notes

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-11Trap vectorsThe trap vector addresses for each default interrup

Page 199 - Maskable Interrupts

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-12 EPSON S1C33210 FUNCTION PARTI/O Memory of 16-Bit Programmable TimersTable 4.7 shows the con

Page 200 - Contents of table

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-13NameAddressRegister name Bit Function Setting Init. R/W Remarks

Page 201 - Nonmaskable Interrupt (NMI)

4 PERIPHERAL CIRCUITSA-14 EPSON S1C33210 PRODUCT PART4 Peripheral CircuitsThis chapter lists the built-in peripheral circuits and the I/O memory map.

Page 202

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-14 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks

Page 203 - EPSON B-II-5-5

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-15NameAddressRegister name Bit Function Setting Init. R/W Remarks

Page 204 - Interrupt factor flag

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-16 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks

Page 205 - Interrupt enable register

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-17NameAddressRegister name Bit Function Setting Init. R/W Remarks

Page 206

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-18 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks

Page 207 - IDMA Invocation

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-19CFP16–CFP10: P1[6:0] pin function selection (D[6:0]) / P1 funct

Page 208 - Interrupt after IDMA transfer

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-20 EPSON S1C33210 FUNCTION PARTSELFM0: Timer 0 fine mode selection (D6) / 16-bit timer 0 contr

Page 209 - HSDMA Invocation

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-21CKSL0: Timer 0 input clock selection (D3) / 16-bit timer 0 cont

Page 210

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-22 EPSON S1C33210 FUNCTION PARTPRUN0: Timer 0 RUN/STOP control (D0) / 16-bit timer 0 control r

Page 211 - EPSON B-II-5-13

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-23TC015–TC00: Timer 0 counter data (D[F:0]) / 16-bit timer 0 coun

Page 212

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-154.2 I/O Memory MapTable 4.2.1 I/O Memory MapNameAddressRegister name Bit Function Setting Init.

Page 213 - EPSON B-II-5-15

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-24 EPSON S1C33210 FUNCTION PARTF16TUx and F16TCx are the interrupt factor flags corresponding

Page 214

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSS1C33210 FUNCTION PART EPSON B-III-4-25DE16TU0, DE16TC0: Timer 0 IDMA enable (D6, D7) /Port input 0–3,

Page 215 - EPSON B-II-5-17

III PERIPHERAL BLOCK: 16-BIT PROGRAMMABLE TIMERSB-III-4-26 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 216

III PERIPHERAL BLOCK: WATCHDOG TIMERS1C33210 FUNCTION PART EPSON B-III-5-1III-5 WATCHDOG TIMERConfiguration of Watchdog TimerThe Periheral Block incor

Page 217 - EPSON B-II-5-19

III PERIPHERAL BLOCK: WATCHDOG TIMERB-III-5-2 EPSON S1C33210 FUNCTION PARTResetting the watchdog timerWhen using the watchdog timer, prepare a routine

Page 218

III PERIPHERAL BLOCK: WATCHDOG TIMERS1C33210 FUNCTION PART EPSON B-III-5-3I/O Memory of Watchdog TimerTable 5.1 shows the control bits of the watchdog

Page 219 - EPSON B-II-5-21

III PERIPHERAL BLOCK: WATCHDOG TIMERB-III-5-4 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 220

III PERIPHERAL BLOCK: LOW-SPEED (OSC1) OSCILLATION CIRCUITS1C33210 FUNCTION PART EPSON B-III-6-1III-6 LOW-SPEED (OSC1) OSCILLATION CIRCUITConfiguratio

Page 221 - EPSON B-II-5-23

III PERIPHERAL BLOCK: LOW-SPEED (OSC1) OSCILLATION CIRCUITB-III-6-2 EPSON S1C33210 FUNCTION PARTOscillator TypesIn the low-speed (OSC1) oscillation ci

Page 222

III PERIPHERAL BLOCK: LOW-SPEED (OSC1) OSCILLATION CIRCUITS1C33210 FUNCTION PART EPSON B-III-6-3Controlling OscillationThe low-speed (OSC1) oscillatio

Page 223

S1C33210 Technical ManualThis manual describes the hardware specifications of the Seiko Epson original 32-bit microcomputer S1C33210.S1C33210 PRODUCT

Page 224

4 PERIPHERAL CIRCUITSA-16 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks––P16TON3P16TS32P16TS31P16TS30D7–

Page 225 - II-6 CLG (Clock Generator)

III PERIPHERAL BLOCK: LOW-SPEED (OSC1) OSCILLATION CIRCUITB-III-6-4 EPSON S1C33210 FUNCTION PARTPower-Control Register Protection FlagThe power-contro

Page 226

III PERIPHERAL BLOCK: LOW-SPEED (OSC1) OSCILLATION CIRCUITS1C33210 FUNCTION PART EPSON B-III-6-5I/O Memory of Clock GeneratorTable 6.3 lists the contr

Page 227 - Controlling Oscillation

III PERIPHERAL BLOCK: LOW-SPEED (OSC1) OSCILLATION CIRCUITB-III-6-6 EPSON S1C33210 FUNCTION PARTSOSC1: Low-speed (OSC1) oscillation control (D0) / Pow

Page 228 - CLKDT1 CLKDT0 Division ratio

III PERIPHERAL BLOCK: LOW-SPEED (OSC1) OSCILLATION CIRCUITS1C33210 FUNCTION PART EPSON B-III-6-7The following shows the operating status in HALT mode

Page 229 - Operation in Standby Mode

III PERIPHERAL BLOCK: LOW-SPEED (OSC1) OSCILLATION CIRCUITB-III-6-8 EPSON S1C33210 FUNCTION PARTCFP14: P14 function selection (D4) / P1 function selec

Page 230 - I/O Memory of Clock Generator

III PERIPHERAL BLOCK: CLOCK TIMERS1C33210 FUNCTION PART EPSON B-III-7-1III-7 CLOCK TIMERConfiguration of Clock TimerThe clock timer consists of an 8-b

Page 231

III PERIPHERAL BLOCK: CLOCK TIMERB-III-7-2 EPSON S1C33210 FUNCTION PARTControl and Operation of the Clock TimerInitial settingAt initial reset, the cl

Page 232

III PERIPHERAL BLOCK: CLOCK TIMERS1C33210 FUNCTION PART EPSON B-III-7-3 RUN/STOP the clock timerThe clock timer starts counting when "1" is

Page 233

III PERIPHERAL BLOCK: CLOCK TIMERB-III-7-4 EPSON S1C33210 FUNCTION PARTSetting alarm functionThe clock timer has an alarm function, enabling an interr

Page 234

III PERIPHERAL BLOCK: CLOCK TIMERS1C33210 FUNCTION PART EPSON B-III-7-5An interrupt can be generated on a specified alarm day at a specified time as d

Page 235 - II-7 DBG (Debug Unit)

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-17NameAddressRegister name Bit Function Setting Init. R/W Remarks1 On 0 OffP8TON3P8TS32P8TS31P8TS3

Page 236

III PERIPHERAL BLOCK: CLOCK TIMERB-III-7-6 EPSON S1C33210 FUNCTION PARTExamples of Use of Clock TimerThe following shows examples of use of the clock

Page 237 - III PERIPHERAL BLOCK

III PERIPHERAL BLOCK: CLOCK TIMERS1C33210 FUNCTION PART EPSON B-III-7-7I/O Memory of Clock TimerTable 7.5 shows the control bits of the clock timer.Ta

Page 238

III PERIPHERAL BLOCK: CLOCK TIMERB-III-7-8 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 59 minutes(

Page 239 - III-1 INTRODUCTION

III PERIPHERAL BLOCK: CLOCK TIMERS1C33210 FUNCTION PART EPSON B-III-7-9TCRUN: Clock timer RUN/STOP control (D0) / Clock timer Run/Stop register (0x401

Page 240

III PERIPHERAL BLOCK: CLOCK TIMERB-III-7-10 EPSON S1C33210 FUNCTION PARTTCASE2–TCASE0: Alarm factor select register (D[4:2]) / Clock timer interrupt c

Page 241 - III-2 PRESCALER

III PERIPHERAL BLOCK: CLOCK TIMERS1C33210 FUNCTION PART EPSON B-III-7-11ECTM: Clock timer interrupt enable (D1) / Port input 4–7, clock timer, A/D int

Page 242 - Bit setting 76543210

III PERIPHERAL BLOCK: CLOCK TIMERB-III-7-12 EPSON S1C33210 FUNCTION PARTProgramming Notes (1) The low-speed (OSC1) oscillation circuit, which is the

Page 243 - I/O Memory of Prescaler

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-1III-8 SERIAL INTERFACEConfiguration of Serial InterfacesFeatures of Serial

Page 244

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-2 EPSON S1C33210 FUNCTION PARTI/O Pins of Serial InterfaceTable 8.1 lists the I/O pins used by the seria

Page 245 - EPSON B-III-2-5

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-3Method for setting the serial-interface input/output pinsAll of the pins u

Page 246

4 PERIPHERAL CIRCUITSA-18 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–TCHD5TCHD4TCHD3TCHD2TCHD1TCHD0D7

Page 247

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-4 EPSON S1C33210 FUNCTION PARTClock-Synchronized InterfaceOutline of Clock-Synchronized InterfaceIn the

Page 248

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-5Setting Clock-Synchronized InterfaceWhen performing clock-synchronized tra

Page 249 - Data bus

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-6 EPSON S1C33210 FUNCTION PARTRLD =fPSCIN × pdr- 1 (Eq. 1)2 × bpsRLD: Reload data register setup value o

Page 250

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-7Control and Operation of Clock-Synchronized TransferTransmit control (1) E

Page 251 - EPSON B-III-3-3

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-8 EPSON S1C33210 FUNCTION PART• Clock-synchronized master modeThe timing at which the device starts tran

Page 252 - Setting the input clock

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-9The #SRDYx signal is returned to a high level at this point.3. The data in

Page 253 - Timer RUN/STOP control

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-10 EPSON S1C33210 FUNCTION PARTCh.0 receive data buffer full: RDBF0 (D0) / Serial I/F Ch.0 status regist

Page 254 - Reading out counter data

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-111. After setting the #SRDYx signal to a low level (ready to receive), the

Page 255 - Control of Clock Output

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-12 EPSON S1C33210 FUNCTION PARTAsynchronous InterfaceOutline of Asynchronous InterfaceAsynchronous trans

Page 256 - Intelligent DMA

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-13Setting Asynchronous InterfaceWhen performing asynchronous transfer via t

Page 257 - Trap vectors

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-19NameAddressRegister name Bit Function Setting Init. R/W Remarks–PTOUT0PSET0PTRUN0D7–3D2D1D0reser

Page 258

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-14 EPSON S1C33210 FUNCTION PARTAny desired clock frequency can be obtained by setting the prescaler divi

Page 259

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-15• Sampling clockIn the asynchronous mode, TCLK (the clock output by the 8

Page 260

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-16 EPSON S1C33210 FUNCTION PARTSetting the data formatIn the asynchronous mode, the data length is 7 or

Page 261 - EPSON B-III-3-13

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-17The transfer status can be checked using the transmit-completion flag (TE

Page 262

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-18 EPSON S1C33210 FUNCTION PARTReceive control (1) Enabling receive operationsUse the receive-enable bit

Page 263 - EPSON B-III-3-15

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-19Note: The receive operation is terminated when the first stop bit is samp

Page 264

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-20 EPSON S1C33210 FUNCTION PART• Overrun errorIf during successive receive operations, a receive operati

Page 265

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-21IrDA InterfaceOutline of IrDA InterfaceEach channel of the serial interfa

Page 266

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-22 EPSON S1C33210 FUNCTION PARTSelecting the IrDA interface functionTo use the IrDA interface function,

Page 267

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-23Control and Operation of IrDA InterfaceThe transmit/receive procedures ha

Page 268

4 PERIPHERAL CIRCUITSA-20 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–PTOUT3PSET3PTRUN3D7–3D2D1D0reser

Page 269 - Watchdog timer

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-24 EPSON S1C33210 FUNCTION PART Serial Interface Interrupts and DMAThe serial interface can generate the

Page 270 - Setting pin for input/output

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-25The interrupt priority register sets the interrupt priority level of each

Page 271 - Setting comparison data

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-26 EPSON S1C33210 FUNCTION PARTIf an interrupt factor occurs when the IDMA request and enable bits are s

Page 272 - Reading counter data

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-27• Ch.2 and Ch.3For Ch.2 and Ch.3, either port input interrupts or 16-bit

Page 273 - Controlling Clock Output

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-28 EPSON S1C33210 FUNCTION PARTI/O Memory of Serial InterfaceTable 8.14 shows the control bits of the se

Page 274 - Precautions

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-29NameAddressRegister name Bit Function Setting Init. R/W Remarks–TEND1FER1

Page 275

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-30 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks0x0 to 0xF

Page 276

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-31NameAddressRegister name Bit Function Setting Init. R/W Remarks–FSTX1FSRX

Page 277 - Precaution

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-32 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–CFP05CFP0

Page 278

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-33CFP162: P16 function selection 2 (D1) / Port SIO function extension regis

Page 279

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-21NameAddressRegister name Bit Function Setting Init. R/W RemarksWRWD–D7D6–0EWD write protection–0

Page 280

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-34 EPSON S1C33210 FUNCTION PARTSSCLK2: Serial I/F Ch.2 SCLK selection (D2) / Port SIO function extension

Page 281

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-35RXD07–RXD00: Ch.0 receive data (D[7:0]) / Serial I/F Ch.0 receive data re

Page 282

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-36 EPSON S1C33210 FUNCTION PARTPER0: Ch.0 parity-error flag (D3) / Serial I/F Ch.0 status register (0x40

Page 283

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-37RDBF0: Ch.0 receive data buffer full (D0) / Serial I/F Ch.0 status regist

Page 284

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-38 EPSON S1C33210 FUNCTION PARTEPR0: Ch.0 parity enable (D5) / Serial I/F Ch.0 control register (0x401E3

Page 285 - EPSON B-III-4-19

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-39SSCK0: Ch.0 input clock selection (D2) / Serial I/F Ch.0 control register

Page 286

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-40 EPSON S1C33210 FUNCTION PARTIRTL0: Ch.0 IrDA output logic inversion (D3) / Serial I/F Ch.0 IrDA regis

Page 287 - EPSON B-III-4-21

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-41ESERR0, ESRX0, ESTX0: Ch.0 interrupt enable (D0,D1,D2) / Serial I/F inter

Page 288

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-42 EPSON S1C33210 FUNCTION PARTRSRX0, RSTX0: Ch.0 IDMA request (D6, D7) /16-bit timer 5, 8-bit timer, se

Page 289

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-43SIO2RS0: SIO Ch.2 receive-buffer full/FP1 interrupt factor switching(D1)

Page 290

4 PERIPHERAL CIRCUITSA-22 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksCLKDT1CLKDT0PSCON–CLKCHGSOSC3SOSC

Page 291

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-44 EPSON S1C33210 FUNCTION PARTSIO3TS0: SIO Ch.3 transmit-buffer empty/FP6 interrupt factor switching(D6

Page 292

III PERIPHERAL BLOCK: SERIAL INTERFACES1C33210 FUNCTION PART EPSON B-III-8-45SIO3TS1: SIO Ch.3 transmit-buffer empty/TM16 Ch.4 compare A interrupt fac

Page 293 - III-5 WATCHDOG TIMER

III PERIPHERAL BLOCK: SERIAL INTERFACEB-III-8-46 EPSON S1C33210 FUNCTION PARTProgramming Notes (1) Before setting various serial-interface parameters

Page 294 - Operation in Standby Modes

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-1III-9 INPUT/OUTPUT PORTSThe Peripheral Block has a total of 42 input/out

Page 295 - I/O Memory of Watchdog Timer

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-2 EPSON S1C33210 FUNCTION PARTInput-Port PinsThe input pins concurrently serve as the input pins for p

Page 296

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-3I/O Memory of Input PortsTable 9.2 shows the control bits of the input p

Page 297 - Pin name I/O Function

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-4 EPSON S1C33210 FUNCTION PARTI/O Ports (P Ports)Structure of I/O PortThe Peripheral Block contains 29

Page 298 - Oscillator Types

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-5Pin name I/O Pull-up Function Function select bitP20/#DRD I/O – I/O port

Page 299

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-6 EPSON S1C33210 FUNCTION PARTI/O Memory of I/O PortsTable 9.4 shows the control bits of the I/O ports

Page 300

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-7NameAddressRegister name Bit Function Setting Init. R/W Remarks–CFP322CF

Page 301

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-23NameAddressRegister name Bit Function Setting Init. R/W Remarks0x0 to 0xFF(0x7F)TXD07TXD06TXD05T

Page 302

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-8 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–CFEX5CFE

Page 303

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-9IOC05–IOC00: P0[5:0] port I/O control (D[5:0]) / P0 port I/O control reg

Page 304

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-10 EPSON S1C33210 FUNCTION PARTCFEX0: P12, P14 function extension (D0) / Port function extension regis

Page 305 - III-7 CLOCK TIMER

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-11Input InterruptThe input ports and the I/O ports support eight system o

Page 306 - Resetting the counters

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-12 EPSON S1C33210 FUNCTION PARTConditions for port input-interrupt generationEach port input interrupt

Page 307 - RUN/STOP the clock timer

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-13Key Input InterruptThe key input interrupt circuit has two interrupt sy

Page 308 - Interrupt Function

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-14 EPSON S1C33210 FUNCTION PARTSelecting input pinsFor the FPK1 interrupt system, a four-bit input pin

Page 309

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-15Since K50 is masked from interrupt by SMPK00, no interrupt occurs at th

Page 310

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-16 EPSON S1C33210 FUNCTION PARTTable 9.9 Control Bits for IDMA TransferSystem IDMA request bit IDMA e

Page 311 - I/O Memory of Clock Timer

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-17I/O Memory for Input InterruptsTable 9.10 shows the control bits for th

Page 312

4 PERIPHERAL CIRCUITSA-24 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks0x0 to 0xFF(0x7F)TXD17TXD16TXD15T

Page 313

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-18 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–FP7FP6F

Page 314

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-19NameAddressRegister name Bit Function Setting Init. R/W Remarks–SPPK11S

Page 315 - EPSON B-III-7-11

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-20 EPSON S1C33210 FUNCTION PARTSPPT7–SPPT0: Input polarity selection (D[7:0]) / Port interrupt input p

Page 316

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-21SMPK13–SMPK10: FPK1 input mask (D[3:0]) / FPK1 input mask register (0x4

Page 317 - III-8 SERIAL INTERFACE

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-22 EPSON S1C33210 FUNCTION PARTFP3–FP0: Port input 3–0 interrupt factor flag (D[3:0]) /Key input, port

Page 318 - I/O Pins of Serial Interface

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSS1C33210 FUNCTION PART EPSON B-III-9-23RP3–RP0: Port input 3–0 IDMA request (D[3:0]) /Port input 0–3, high-spe

Page 319 - Setting Transfer Mode

III PERIPHERAL BLOCK: INPUT/OUTPUT PORTSB-III-9-24 EPSON S1C33210 FUNCTION PART (5) When a port input interrupt is used to trigger a restart from HAL

Page 320 - Clock-Synchronized Interface

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-1III-10 Monitored Mobile Access InterfacesConfiguration

Page 321 - Setting the transfer mode

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-2 EPSON S1C33210 FUNCTION PARTI/O Pins for Mobile Access InterfacesTable 10.1 lists t

Page 322

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-3CTS (CTS input pin)The function of this input pin depen

Page 323 - Transmit control

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-25NameAddressRegister name Bit Function Setting Init. R/W RemarksTXEN2RXEN2EPR2PMD2STPB2SSCK2SMD21

Page 324

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-4 EPSON S1C33210 FUNCTION PARTList of Pin FunctionsTable 10.2 lists the five mobile a

Page 325 - Receive control

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-5Communications ModeNext configure the mobile access int

Page 326

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-6 EPSON S1C33210 FUNCTION PART64 kbps: 10 msDCD (frame signal)Frame signal periodPIAF

Page 327 - EPSON B-III-8-11

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-732 kbps: 20 ms125 µs 125 µs0123****4567****89Note: *Th

Page 328 - Asynchronous Interface

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-8 EPSON S1C33210 FUNCTION PARTPDC Communications ModeOverviewThe PDC communications m

Page 329

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-9bit 7 ¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥ 0x02005800x020057E0x0200540

Page 330

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-10 EPSON S1C33210 FUNCTION PARTPDC Communications Control and OperationTransmit Contr

Page 331

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-11PHS Communications ModeOverviewThe PHS communications

Page 332 - Setting the data format

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-12 EPSON S1C33210 FUNCTION PARTData BuffersPHS communications uses two 80-byte buffer

Page 333 - EPSON B-III-8-17

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-13PHS Communications Control and OperationTransmit Contr

Page 335 - EPSON B-III-8-19

4 PERIPHERAL CIRCUITSA-26 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksADD7ADD6ADD5ADD4ADD3ADD2ADD1ADD0D

Page 336

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-14 EPSON S1C33210 FUNCTION PARTHDLC Communications ModeOverviewThe HDLC communication

Page 337 - IrDA Interface

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-15HDLC Communications Control and OperationTransmit Cont

Page 338 - IRMDx1 IRMDx0 Interface mode

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-16 EPSON S1C33210 FUNCTION PARTIf the enable bit in the HDLC receive operation settin

Page 339 - When receiving

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-17(2) HDLC Receive Interrupts (Rx INT)The Rx INT and Sp

Page 340 - Receive-error interrupt

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-18 EPSON S1C33210 FUNCTION PARTMobile Access Interface InterruptsOverviewThe mobile a

Page 341

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-19(5) TXINT = HDLC transmit interruptInterrupt source Th

Page 342

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-20 EPSON S1C33210 FUNCTION PARTD. Interrupt source: Idle detectCondition The signal l

Page 343

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-21I/O Memory for Mobile Access InterfacesTable 10.11 lis

Page 344

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-22 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/

Page 345

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-23NameAddressRegister name Bit Function Setting Init. R/

Page 346

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-27NameAddressRegister name Bit Function Setting Init. R/W Remarks–0 to 70 to 7––PP1L2PP1L1PP1L0–PP

Page 347

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-24 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/

Page 348

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-25NameAddressRegister name Bit Function Setting Init. R/

Page 349 - EPSON B-III-8-33

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-26 EPSON S1C33210 FUNCTION PARTBMODE, BHALF, FMODE: PHS signal format (D[2:0]) / Com

Page 350

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-27CNT2, CNT1: Output port data (D[1:0]) /Communications

Page 351 - EPSON B-III-8-35

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-28 EPSON S1C33210 FUNCTION PARTSDRI, SURI, SDCTS, SUCTS, SDDCD, SUDCD, SDDSR, SUDSR:

Page 352

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-29INTE: PDC interrupt enable (D1) / PDC interrupt regist

Page 353 - EPSON B-III-8-37

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-30 EPSON S1C33210 FUNCTION PARTTXINTE: PHS transmit interrupt enable (D7) / PHS trans

Page 354

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-31RXINT: PHS receive interrupt flag (D7) / PHS receive s

Page 355 - SMDx1 SMDx0 Transfer mode

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-32 EPSON S1C33210 FUNCTION PARTABRTIES: HDLC enable bit for Abort (D7) / HDLC interru

Page 356

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-33ABRTIEC: HDLC clear enable bit for Abort (D7) / HDLC c

Page 357

4 PERIPHERAL CIRCUITSA-28 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–0 to 70 to 7––PSIO02PSIO01PSIO00

Page 358

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-34 EPSON S1C33210 FUNCTION PARTRXENS: HDLC receive enable (D7) / HDLC transfer settin

Page 359 - EPSON B-III-8-43

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-35RXENC: HDLC clear receive enable (D7) / HDLC cancel tr

Page 360

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-36 EPSON S1C33210 FUNCTION PARTTXFTH[1:0]: HDLC transmit queue interrupt threshold (

Page 361 - EPSON B-III-8-45

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-37RXADD[7:0]: HDLC receive address (D[7:0]) / HDLC recei

Page 362

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-38 EPSON S1C33210 FUNCTION PARTRXINTS[1:0]: HDLC receive interrupt setup (D[1:0]) / H

Page 363 - DD for K60–K63

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-39RXD[7:0]: HDLC receive data (D[7:0]) / HDLC receive da

Page 364 - Notes on Use

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-40 EPSON S1C33210 FUNCTION PARTABORT: HDLC Abort detected (D7) / HDLC E/S INT receive

Page 365 - I/O Memory of Input Ports

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESS1C33210 FUNCTION PART EPSON B-III-10-41RXOVR: HDLC Rx overrun detected (D7) / HDLC Sp INT rec

Page 366 - I/O Ports (P Ports)

III PERIPHERAL BLOCK: MONITORED MOBILE ACCESS INTERFACESB-III-10-42 EPSON S1C33210 FUNCTION PARTImportant Notes on DebuggingICD33 debugging mode suppo

Page 367 - EPSON B-III-9-5

S1C33210 FUNCTION PARTIV ANALOG BLOCK

Page 368 - I/O Memory of I/O Ports

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-29NameAddressRegister name Bit Function Setting Init. R/W Remarks–EK1EK0EP3EP2EP1EP0D7–6D5D4D3D2D1

Page 370

IV ANALOG BLOCK: INTRODUCTIONS1C33210 FUNCTION PART EPSON B-IV-1-1IV-1 INTRODUCTIONThe analog block consists of a 10-bit A/D converter with 4 input ch

Page 371 - EPSON B-III-9-9

IV ANALOG BLOCK: INTRODUCTIONB-IV-1-2 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 372

IV ANALOG BLOCK: A/D CONVERTERS1C33210 FUNCTION PART EPSON B-IV-2-1IV-2 A/D CONVERTERFeatures and Structure of A/D ConverterThe Analog Block contains

Page 373 - Input Interrupt

IV ANALOG BLOCK: A/D CONVERTERB-IV-2-2 EPSON S1C33210 FUNCTION PARTI/O Pins of A/D ConverterTable 2.1 shows the pins used by the A/D converter.Table 2

Page 374

IV ANALOG BLOCK: A/D CONVERTERS1C33210 FUNCTION PART EPSON B-IV-2-3Setting A/D ConverterWhen the A/D converter is used, the following settings must be

Page 375 - Key Input Interrupt

IV ANALOG BLOCK: A/D CONVERTERB-IV-2-4 EPSON S1C33210 FUNCTION PARTTable 2.3 Relationship between CS/CE and Input ChannelCS2/CE2 CS1/CE1 CS0/CE0 Chan

Page 376 - Selecting input pins

IV ANALOG BLOCK: A/D CONVERTERS1C33210 FUNCTION PART EPSON B-IV-2-5Control and Operation of A/D ConversionFigure 2.2 shows the operation of the A/D co

Page 377

IV ANALOG BLOCK: A/D CONVERTERB-IV-2-6 EPSON S1C33210 FUNCTION PARTWhen a trigger is input, the A/D converter samples and A/D-converts the analog inpu

Page 378

IV ANALOG BLOCK: A/D CONVERTERS1C33210 FUNCTION PART EPSON B-IV-2-7A/D Converter Interrupt and DMAUpon completion of A/D conversion in each channel, t

Page 379

4 PERIPHERAL CIRCUITSA-30 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–FK1FK0FP3FP2FP1FP0D7–6D5D4D3D2D1

Page 380

IV ANALOG BLOCK: A/D CONVERTERB-IV-2-8 EPSON S1C33210 FUNCTION PARTTrap vectorThe A/D converter's interrupt trap-vector default address is set to

Page 381

IV ANALOG BLOCK: A/D CONVERTERS1C33210 FUNCTION PART EPSON B-IV-2-9I/O Memory of A/D ConverterTable 2.6 shows the control bits of the A/D converter.Fo

Page 382 - Interrupt SPPK settings

IV ANALOG BLOCK: A/D CONVERTERB-IV-2-10 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–0 to 70 to 7––PAD2

Page 383 - EPSON B-III-9-21

IV ANALOG BLOCK: A/D CONVERTERS1C33210 FUNCTION PART EPSON B-IV-2-11ADD9–ADD0: A/D converted data (D[1:0]) / A/D conversion result (high-order) regist

Page 384

IV ANALOG BLOCK: A/D CONVERTERB-IV-2-12 EPSON S1C33210 FUNCTION PARTADF: Conversion-complete flag (D3) / A/D enable register (0x40244)Indicates that A

Page 385

IV ANALOG BLOCK: A/D CONVERTERS1C33210 FUNCTION PART EPSON B-IV-2-13ST1–ST0: Sampling-time setup (D[1:0]) / A/D sampling register (0x40245)Sets the an

Page 386 - CLG section for details

IV ANALOG BLOCK: A/D CONVERTERB-IV-2-14 EPSON S1C33210 FUNCTION PARTThe interrupt factor flag is set to "1" whenever interrupt generation co

Page 387 - Features

IV ANALOG BLOCK: A/D CONVERTERS1C33210 FUNCTION PART EPSON B-IV-2-15Programming Notes (1) Before setting the conversion mode, start/end channels, etc

Page 388 - DCD (DCD input pin)

IV ANALOG BLOCK: A/D CONVERTERB-IV-2-16 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 389 - EPSON B-III-10-3

S1C33210 FUNCTION PARTV DMA BLOCK

Page 390 - Operating Clock

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-31NameAddressRegister name Bit Function Setting Init. R/W RemarksR16TC0R16TU0RHDM1RHDM0RP3RP2RP1RP

Page 392

V DMA BLOCK: INTRODUCTIONS1C33210 FUNCTION PART EPSON B-V-1-1V-1 INTRODUCTIONThe DMA block is configured with two types of DMA controllers: HSDMA (Hig

Page 393 - UART Communications Mode

V DMA BLOCK: INTRODUCTIONB-V-1-2 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 394 - PDC Communications Mode

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-1V-2 HSDMA (High-Speed DMA)Functional Outline of HSDMAThe DMA Block contains fou

Page 395 - ¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥¥

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-2 EPSON S1C33210 FUNCTION PARTI/O Pins of HSDMATable 2.1 lists the I/O pins used for HSDMA.Table 2.1 I/O Pin

Page 396 - Interrupt Outputs

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-3Programming Control InformationThe HSDMA operates according to the control info

Page 397 - PHS Communications Mode

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-4 EPSON S1C33210 FUNCTION PARTBlock lengthWhen using block transfer mode (DxMOD = "10"), the data b

Page 398 - Input Port Monitoring

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-5D0ADRL[15:0]: Ch. 0 destination address [15:0] (D[F:0]) / Ch. 0 low-order desti

Page 399

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-6 EPSON S1C33210 FUNCTION PARTSetting the Registers in Single-Address ModeMake sure that the HSDMA channel is

Page 400 - HDLC Communications Mode

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-7Address increment/decrement controlThe memory addresses can be incremented or d

Page 401

4 PERIPHERAL CIRCUITSA-32 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksHSD1S3HSD1S2HSD1S1HSD1S0HSD0S3HSD

Page 402

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-8 EPSON S1C33210 FUNCTION PARTTrigger FactorA HSDMA tigger factor can be selected from among 13 types using t

Page 403 - EPSON B-III-10-17

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-9Operation of HSDMAAn HSDMA channel starts data transfer by the selected trigger

Page 404 - Overview

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-10 EPSON S1C33210 FUNCTION PARTSuccessive transfer modeThe channel for which DxMOD in control information is

Page 405 - EPSON B-III-10-19

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-11Block transfer modeThe channel for which DxMOD in control information is set t

Page 406

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-12 EPSON S1C33210 FUNCTION PARTOperation in Single-Address ModeThe operation of each transfer mode is almost

Page 407 - EPSON B-III-10-21

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-13Timing ChartDual-address mode(1) SRAMExample: When 2 (RD)/1 (WR) wait cycles a

Page 408

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-14 EPSON S1C33210 FUNCTION PARTSingle-address mode(1) SRAMExample: When 2 (RD)/1 (WR) wait cycles are inserte

Page 409 - EPSON B-III-10-23

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-15Interrupt Function of HSDMAThe DMA controller can generate an interrupt when t

Page 410

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-16 EPSON S1C33210 FUNCTION PARTIntelligent DMAIntelligent DMA (IDMA) can be invoked by the end-of-transfer in

Page 411

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-17I/O Memory of HSDMATable 2.5 shows the control bits of HSDMA.Table 2.5 Contro

Page 412

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-33NameAddressRegister name Bit Function Setting Init. R/W Remarks–CP4CFK52CFK51CFK50D7–4D3D2D1D0re

Page 413

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-18 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksHSD1S3HSD1S2HSD

Page 414

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-19NameAddressRegister name Bit Function Setting Init. R/W Remarks–CFP16CFP15CFP1

Page 415 - EPSON B-III-10-29

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-20 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks––DUALM0D0DIR–T

Page 416

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-21NameAddressRegister name Bit Function Setting Init. R/W RemarksD0MOD1D0MOD0D0I

Page 417 - EPSON B-III-10-31

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-22 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksS1ADRL15S1ADRL1

Page 418

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-23NameAddressRegister name Bit Function Setting Init. R/W RemarksD1MOD1D1MOD0D1I

Page 419 - EPSON B-III-10-33

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-24 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksS2ADRL15S2ADRL1

Page 420

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-25NameAddressRegister name Bit Function Setting Init. R/W RemarksD2MOD1D2MOD0D2I

Page 421 - EPSON B-III-10-35

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-26 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksS3ADRL15S3ADRL1

Page 422

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-27NameAddressRegister name Bit Function Setting Init. R/W RemarksD3MOD1D3MOD0D3I

Page 423 - EPSON B-III-10-37

4 PERIPHERAL CIRCUITSA-34 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksT8CH5S0SIO3TS0T8CH4S0SIO3RS0SIO2T

Page 424

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-28 EPSON S1C33210 FUNCTION PARTIOC16–IOC15: P1[6:5] port I/O control (D[6:5]) / P1 I/O control register (0x40

Page 425

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-29HSD0S3–HSD0S0: Ch. 0 trigger set-up (D[3:0]) / HSDMA Ch. 0/1 trigger set-up re

Page 426

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-30 EPSON S1C33210 FUNCTION PARTHS0_EN: Ch. 0 enable (D0) / HSDMA Ch. 0 enable register (0x4822C)HS1_EN: Ch. 1

Page 427 - EPSON B-III-10-41

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-31D0MOD1–D0MOD0: Ch. 0 transfer mode (D[F:E]) / Ch. 0 high-order destination add

Page 428 - Important Notes on Debugging

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-32 EPSON S1C33210 FUNCTION PARTD0IN1–D0IN0: Ch. 0 destination address control (D[D:C]) / Ch. 0 high-order des

Page 429 - IV ANALOG BLOCK

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-33S0ADRL15–S0ADRL0: Ch. 0 source address[15:0](D[F:0]) / Ch. 0 low-order source

Page 430

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-34 EPSON S1C33210 FUNCTION PARTEHDM0: Ch. 0 interrupt enable (D0) / DMA interrupt enable register (0x40271)EH

Page 431 - IV-1 INTRODUCTION

V DMA BLOCK: HSDMA (High-Speed DMA)S1C33210 FUNCTION PART EPSON B-V-2-35RHDM0: Ch.0 IDMA request (D4) / Port input 0–3, HSDMA, 16-bit timer 0 IDMA req

Page 432

V DMA BLOCK: HSDMA (High-Speed DMA)B-V-2-36 EPSON S1C33210 FUNCTION PARTProgramming Notes (1) When setting the transfer conditions, always make sure

Page 433 - IV-2 A/D CONVERTER

V DMA BLOCK: IDMA (Intelligent DMA)S1C33210 FUNCTION PART EPSON B-V-3-1V-3 IDMA (Intelligent DMA)Functional Outline of IDMAThe DMA Block contains an i

Page 434 - I/O Pins of A/D Converter

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-35NameAddressRegister name Bit Function Setting Init. R/W Remarks–SCPK04SCPK03SCPK02SCPK01SCPK00D7

Page 435 - Setting A/D Converter

V DMA BLOCK: IDMA (Intelligent DMA)B-V-3-2 EPSON S1C33210 FUNCTION PARTThe contents of control information (3 words) in each channel are shown in the

Page 436 - Setting the sampling time

V DMA BLOCK: IDMA (Intelligent DMA)S1C33210 FUNCTION PART EPSON B-V-3-3BLKLEN[7:0]: Block size/transfer counter (D[7:0]/1st Word)In block transfer mod

Page 437 - Sampling Conversion

V DMA BLOCK: IDMA (Intelligent DMA)B-V-3-4 EPSON S1C33210 FUNCTION PARTDSINC[1:0]: Destination address control (D[29:28]/3rd Word)Set the destination

Page 438 - Terminating A/D conversion

V DMA BLOCK: IDMA (Intelligent DMA)S1C33210 FUNCTION PART EPSON B-V-3-5IDMA InvocationThe triggers by which IDMA is invoked have the following three c

Page 439

V DMA BLOCK: IDMA (Intelligent DMA)B-V-3-6 EPSON S1C33210 FUNCTION PARTThese interrupt factors are used in common for interrupt requests and IDMA invo

Page 440 - Trap vector

V DMA BLOCK: IDMA (Intelligent DMA)S1C33210 FUNCTION PART EPSON B-V-3-7IDMA invocation request during a DMA transferAn IDMA invocation request to anot

Page 441 - Timers"

V DMA BLOCK: IDMA (Intelligent DMA)B-V-3-8 EPSON S1C33210 FUNCTION PARTOperation of IDMAIDMA has three transfer modes, in each of which data transfer

Page 442

V DMA BLOCK: IDMA (Intelligent DMA)S1C33210 FUNCTION PART EPSON B-V-3-9Successive transfer modeThe channels for which DMOD in control information is s

Page 443 - TS1 TS0 Trigger

V DMA BLOCK: IDMA (Intelligent DMA)B-V-3-10 EPSON S1C33210 FUNCTION PARTBlock transfer modeThe channels for which DMOD in control information is set t

Page 444

V DMA BLOCK: IDMA (Intelligent DMA)S1C33210 FUNCTION PART EPSON B-V-3-11Processing of interrupt factors by type of trigger• When invoked by an interru

Page 445 - ST1 ST0 Sampling Time

TABLE OF CONTENTSEPSON iS1C33210 PRODUCT PARTTable of Contents1 Outline...

Page 446

4 PERIPHERAL CIRCUITSA-36 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–IOC16IOC15IOC14IOC13IOC12IOC11IO

Page 447

V DMA BLOCK: IDMA (Intelligent DMA)B-V-3-12 EPSON S1C33210 FUNCTION PARTLinkingIf the IDMA channel number to be executed next is set in the IDMA link

Page 448

V DMA BLOCK: IDMA (Intelligent DMA)S1C33210 FUNCTION PART EPSON B-V-3-13Interrupt Function of Intelligent DMAIDMA can generate an interrupt that cause

Page 449 - V DMA BLOCK

V DMA BLOCK: IDMA (Intelligent DMA)B-V-3-14 EPSON S1C33210 FUNCTION PARTTrap vectorThe trap vector address for an interrupt upon completion of IDMA tr

Page 450

V DMA BLOCK: IDMA (Intelligent DMA)S1C33210 FUNCTION PART EPSON B-V-3-15DBASEL[15:0]: IDMA base address [15:0] (D[F:0]) / IDMA base address low-order

Page 451 - V-1 INTRODUCTION

V DMA BLOCK: IDMA (Intelligent DMA)B-V-3-16 EPSON S1C33210 FUNCTION PARTFIDMA: IDMA interrupt factor flag (D2) / DMA interrupt factor flag register (0

Page 452

V DMA BLOCK: IDMA (Intelligent DMA)S1C33210 FUNCTION PART EPSON B-V-3-17Programming Notes (1) Before setting the IDMA base address, be sure to disabl

Page 453 - V-2 HSDMA (High-Speed DMA)

V DMA BLOCK: IDMA (Intelligent DMA)B-V-3-18 EPSON S1C33210 FUNCTION PARTTHIS PAGE IS BLANK.

Page 454 - I/O Pins of HSDMA

S1C33210 FUNCTION PARTAppendix I/O MAP

Page 456 - Transfer counter

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-1NameAddressRegister name Bit Function Setting Init. R/W Remarks–P8TPCK5P8TPCK4D7–2D1D0reserv

Page 457

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-37NameAddressRegister name Bit Function Setting Init. R/W Remarks–CFEX5CFEX4CFEX3CFEX2CFEX1CFEX0D7

Page 458

APPENDIX: I/O MAPB-APPENDIX-2 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks––P16TON3P16TS32P16TS31P16TS3

Page 459

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-3NameAddressRegister name Bit Function Setting Init. R/W Remarks1 On 0 OffP8TON3P8TS32P8TS31P

Page 460 - Trigger Factor

APPENDIX: I/O MAPB-APPENDIX-4 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–TCHD5TCHD4TCHD3TCHD2TCHD1TCH

Page 461 - Operation of HSDMA

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-5NameAddressRegister name Bit Function Setting Init. R/W Remarks–PTOUT0PSET0PTRUN0D7–3D2D1D0r

Page 462 - Successive transfer mode

APPENDIX: I/O MAPB-APPENDIX-6 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–PTOUT3PSET3PTRUN3D7–3D2D1D0r

Page 463 - Block transfer mode

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-7NameAddressRegister name Bit Function Setting Init. R/W RemarksWRWD–D7D6–0EWD write protecti

Page 464 - #DMAENDx signal output

APPENDIX: I/O MAPB-APPENDIX-8 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksCLKDT1CLKDT0PSCON–CLKCHGSOSC3

Page 465 - Timing Chart

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-9NameAddressRegister name Bit Function Setting Init. R/W Remarks0x0 to 0xFF(0x7F)TXD07TXD06TX

Page 466 - Single-address mode

APPENDIX: I/O MAPB-APPENDIX-10 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks0x0 to 0xFF(0x7F)TXD17TXD16T

Page 467 - Interrupt Function of HSDMA

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-11NameAddressRegister name Bit Function Setting Init. R/W RemarksTXEN2RXEN2EPR2PMD2STPB2SSCK2

Page 468

4 PERIPHERAL CIRCUITSA-38 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–A12SZA12DF1A12DF0–A12WT2A12WT1A1

Page 469 - I/O Memory of HSDMA

APPENDIX: I/O MAPB-APPENDIX-12 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksADD7ADD6ADD5ADD4ADD3ADD2ADD1

Page 470

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-13NameAddressRegister name Bit Function Setting Init. R/W Remarks–0 to 70 to 7––PP1L2PP1L1PP1

Page 471

APPENDIX: I/O MAPB-APPENDIX-14 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–0 to 70 to 7––PSIO02PSIO01P

Page 472

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-15NameAddressRegister name Bit Function Setting Init. R/W Remarks–EK1EK0EP3EP2EP1EP0D7–6D5D4D

Page 473 - EPSON B-V-2-21

APPENDIX: I/O MAPB-APPENDIX-16 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–FK1FK0FP3FP2FP1FP0D7–6D5D4D

Page 474

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-17NameAddressRegister name Bit Function Setting Init. R/W RemarksR16TC0R16TU0RHDM1RHDM0RP3RP2

Page 475 - EPSON B-V-2-23

APPENDIX: I/O MAPB-APPENDIX-18 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksHSD1S3HSD1S2HSD1S1HSD1S0HSD0

Page 476

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-19NameAddressRegister name Bit Function Setting Init. R/W Remarks–CP4CFK52CFK51CFK50D7–4D3D2D

Page 477 - EPSON B-V-2-25

APPENDIX: I/O MAPB-APPENDIX-20 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksT8CH5S0SIO3TS0T8CH4S0SIO3RS0

Page 478

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-21NameAddressRegister name Bit Function Setting Init. R/W Remarks–SCPK04SCPK03SCPK02SCPK01SCP

Page 479 - EPSON B-V-2-27

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-39NameAddressRegister name Bit Function Setting Init. R/W Remarks–A6DF1A6DF0–A6WT2A6WT1A6WT0–A5SZA

Page 480

APPENDIX: I/O MAPB-APPENDIX-22 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–IOC16IOC15IOC14IOC13IOC12IO

Page 481

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-23NameAddressRegister name Bit Function Setting Init. R/W Remarks–CFEX5CFEX4CFEX3CFEX2CFEX1CF

Page 482

APPENDIX: I/O MAPB-APPENDIX-24 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–A12SZA12DF1A12DF0–A12WT2A12

Page 483 - SxIN1 SxIN0 Address control

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-25NameAddressRegister name Bit Function Setting Init. R/W Remarks–A6DF1A6DF0–A6WT2A6WT1A6WT0–

Page 484

APPENDIX: I/O MAPB-APPENDIX-26 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks1 Successive 0 Normal––CEFUN

Page 485 - EPSON B-V-2-33

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-27NameAddressRegister name Bit Function Setting Init. R/W Remarks–1 Enabled 0 Disabled1 Enabl

Page 486

APPENDIX: I/O MAPB-APPENDIX-28 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR0A15CR0A14CR0A13

Page 487

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-29NameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR1A15CR1A14CR1A13

Page 488

APPENDIX: I/O MAPB-APPENDIX-30 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR2A15CR2A14CR2A13

Page 489 - V-3 IDMA (Intelligent DMA)

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-31NameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR3A15CR3A14CR3A13

Page 490 - Word Bit Name Function

4 PERIPHERAL CIRCUITSA-40 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks1 Successive 0 Normal––CEFUNC1CEF

Page 491 - EPSON B-V-3-3

APPENDIX: I/O MAPB-APPENDIX-32 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR4A15CR4A14CR4A13

Page 492

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-33NameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR5A15CR5A14CR5A13

Page 493

APPENDIX: I/O MAPB-APPENDIX-34 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksDBASEL15DBASEL14DBASEL13DBAS

Page 494

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-35NameAddressRegister name Bit Function Setting Init. R/W RemarksTC0_L7TC0_L6TC0_L5TC0_L4TC0_

Page 495 - EPSON B-V-3-7

APPENDIX: I/O MAPB-APPENDIX-36 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksD0ADRL15D0ADRL14D0ADRL13D0AD

Page 496 - Operation of IDMA

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-37NameAddressRegister name Bit Function Setting Init. R/W RemarksTC1_L7TC1_L6TC1_L5TC1_L4TC1_

Page 497

APPENDIX: I/O MAPB-APPENDIX-38 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksD1ADRL15D1ADRL14D1ADRL13D1AD

Page 498

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-39NameAddressRegister name Bit Function Setting Init. R/W RemarksTC2_L7TC2_L6TC2_L5TC2_L4TC2_

Page 499

APPENDIX: I/O MAPB-APPENDIX-40 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksD2ADRL15D2ADRL14D2ADRL13D2AD

Page 500

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-41NameAddressRegister name Bit Function Setting Init. R/W RemarksTC3_L7TC3_L6TC3_L5TC3_L4TC3_

Page 501 - Software-triggered interrupts

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-41NameAddressRegister name Bit Function Setting Init. R/W Remarks–1 Enabled 0 Disabled1 Enabled 0

Page 502

APPENDIX: I/O MAPB-APPENDIX-42 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksD3ADRL15D3ADRL14D3ADRL13D3AD

Page 503 - EPSON B-V-3-15

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-43NameAddressRegister name Bit Function Setting Init. R/W Remarks–MCRS1MCRS0D15–2D1D0–Master

Page 504

APPENDIX: I/O MAPB-APPENDIX-44 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–CP4EN4CP4EN3CP4EN2CP4EN1CP4

Page 505

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-45NameAddressRegister name Bit Function Setting Init. R/W Remarks–ERESRESINT–RRXINTRTXINTD15–

Page 506

APPENDIX: I/O MAPB-APPENDIX-46 EPSON S1C33210 FUNCTION PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–RXINTS1RXINTS0D15–2D1D0–Rec

Page 507 - Appendix I/O MAP

APPENDIX: I/O MAPS1C33210 FUNCTION PART EPSON B-APPENDIX-47NameAddressRegister name Bit Function Setting Init. R/W Remarks–RCODE7RCODE6RCODE5RCODE4RCO

Page 508

AMERICAEPSON ELECTRONICS AMERICA, INC.- HEADQUARTERS -150 River Oaks ParkwaySan Jose, CA 95134, U.S.A.Phone: +1-408-922-0200 Fax: +1-408-922-0238- S

Page 510 - APPENDIX: I/O MAP

In pursuit of “Saving” Technology, Epson electronic devices.Our lineup of semiconductors, displays and quartz devicesassists in creating the products

Page 511 - EPSON B-APPENDIX-3

Technical ManualS1C33210ELECTRONIC DEVICES MARKETING DIVISIONhttp://www.epsondevice.comIssue December, 2002Printed in Japan O BEPSON Electronic Devi

Page 512

4 PERIPHERAL CIRCUITSA-42 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR0A15CR0A14CR0A13CR0A1

Page 513 - EPSON B-APPENDIX-5

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-43NameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR1A15CR1A14CR1A13CR1A1

Page 514

4 PERIPHERAL CIRCUITSA-44 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR2A15CR2A14CR2A13CR2A1

Page 515 - EPSON B-APPENDIX-7

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-45NameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR3A15CR3A14CR3A13CR3A1

Page 516

TABLE OF CONTENTSii EPSONAppendix A <Reference> External Device Interface Timings...A-92A.1 DRAM (70ns)...

Page 517 - EPSON B-APPENDIX-9

4 PERIPHERAL CIRCUITSA-46 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR4A15CR4A14CR4A13CR4A1

Page 518

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-47NameAddressRegister name Bit Function Setting Init. R/W Remarks0 to 65535CR5A15CR5A14CR5A13CR5A1

Page 519 - EPSON B-APPENDIX-11

4 PERIPHERAL CIRCUITSA-48 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksDBASEL15DBASEL14DBASEL13DBASEL12D

Page 520

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-49NameAddressRegister name Bit Function Setting Init. R/W RemarksTC0_L7TC0_L6TC0_L5TC0_L4TC0_L3TC0

Page 521 - EPSON B-APPENDIX-13

4 PERIPHERAL CIRCUITSA-50 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksD0ADRL15D0ADRL14D0ADRL13D0ADRL12D

Page 522

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-51NameAddressRegister name Bit Function Setting Init. R/W RemarksTC1_L7TC1_L6TC1_L5TC1_L4TC1_L3TC1

Page 523 - EPSON B-APPENDIX-15

4 PERIPHERAL CIRCUITSA-52 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksD1ADRL15D1ADRL14D1ADRL13D1ADRL12D

Page 524

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-53NameAddressRegister name Bit Function Setting Init. R/W RemarksTC2_L7TC2_L6TC2_L5TC2_L4TC2_L3TC2

Page 525 - EPSON B-APPENDIX-17

4 PERIPHERAL CIRCUITSA-54 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksD2ADRL15D2ADRL14D2ADRL13D2ADRL12D

Page 526

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-55NameAddressRegister name Bit Function Setting Init. R/W RemarksTC3_L7TC3_L6TC3_L5TC3_L4TC3_L3TC3

Page 527 - EPSON B-APPENDIX-19

TABLE OF CONTENTSEPSON iiiS1C33210 FUNCTION PARTTable of ContentsI OUTLINEI-1 INTRODUCTION...

Page 528

4 PERIPHERAL CIRCUITSA-56 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W RemarksD3ADRL15D3ADRL14D3ADRL13D3ADRL12D

Page 529 - EPSON B-APPENDIX-21

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-57NameAddressRegister name Bit Function Setting Init. R/W Remarks–MCRS1MCRS0D15–2D1D0–Master confi

Page 530

4 PERIPHERAL CIRCUITSA-58 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–CP4EN4CP4EN3CP4EN2CP4EN1CP4EN0D1

Page 531 - EPSON B-APPENDIX-23

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-59NameAddressRegister name Bit Function Setting Init. R/W Remarks–ERESRESINT–RRXINTRTXINTD15–8D7D6

Page 532

4 PERIPHERAL CIRCUITSA-60 EPSON S1C33210 PRODUCT PARTNameAddressRegister name Bit Function Setting Init. R/W Remarks–RXINTS1RXINTS0D15–2D1D0–Receive

Page 533 - EPSON B-APPENDIX-25

4 PERIPHERAL CIRCUITSS1C33210 PRODUCT PART EPSON A-61NameAddressRegister name Bit Function Setting Init. R/W Remarks–RCODE7RCODE6RCODE5RCODE4RCODE3RC

Page 534

5 POWER-DOWN CONTROLA-62 EPSON S1C33210 PRODUCT PART5 Power-Down ControlThis chapter describes the controls used to reduce power consumption of the d

Page 535 - EPSON B-APPENDIX-27

5 POWER-DOWN CONTROLS1C33210 PRODUCT PART EPSON A-63Switching over the system clocksNormally, the system is clocked by the high-speed (OSC3) oscillat

Page 536

5 POWER-DOWN CONTROLA-64 EPSON S1C33210 PRODUCT PARTFunction Control bit "1" "0" DefaultPrescaler ON/OFF PSCON(D5)/Power control

Page 537 - EPSON B-APPENDIX-29

6 BASIC EXTERNAL WIRING DIAGRAMS1C33210 PRODUCT PART EPSON A-656 Basic External Wiring DiagramVDDAVDDDSIOTSTEA10MD0EA10MD1#X2SPDPLLCPLLS0PLLS1OSC3OSC

Page 538

TABLE OF CONTENTSiv EPSONBus Speed Mode ...

Page 539 - EPSON B-APPENDIX-31

7 PRECAUTIONS ON MOUNTINGA-66 EPSON S1C33210 PRODUCT PART7 Precautions on MountingThe following shows the precautions when designing the board and mo

Page 540

7 PRECAUTIONS ON MOUNTINGS1C33210 PRODUCT PART EPSON A-67(2) When connecting between the VDD and VSS pins with a bypass capacitor, the pins should be

Page 541 - EPSON B-APPENDIX-33

8 ELECTRICAL CHARACTERISTICSA-68 EPSON S1C33210 PRODUCT PART8 Electrical Characteristics8.1 Absolute Maximum Rating(VSS=0V)Item Symbol Condition Rate

Page 542

8 ELECTRICAL CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-698.2 Recommended Operating Conditions(VSS=0V)Item Symbol Condition Min. Typ. Max. Unit ∗Su

Page 543 - EPSON B-APPENDIX-35

8 ELECTRICAL CHARACTERISTICSA-70 EPSON S1C33210 PRODUCT PART8.3 DC Characteristics(Unless otherwise specified: VDD=2.7V to 3.6V, Ta=-40°C to +85°C)It

Page 544

8 ELECTRICAL CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-718.4 Current Consumption(Unless otherwise specified: VDD=2.7V to 3.6V, VSS=0V, Ta=-40°C to

Page 545 - EPSON B-APPENDIX-37

8 ELECTRICAL CHARACTERISTICSA-72 EPSON S1C33210 PRODUCT PART8.5 A/D Converter Characteristics(Unless otherwise specified: AVDD=VDD=2.7V to 3.6V, VSS=

Page 546

8 ELECTRICAL CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-73V'[000]h3FF3FE3FD003002001000VSSAVDDIntegral linearity error EL = [LSB]VN' - VN

Page 547 - EPSON B-APPENDIX-39

8 ELECTRICAL CHARACTERISTICSA-74 EPSON S1C33210 PRODUCT PART8.6 AC Characteristics8.6.1 Symbol DescriptiontCYC: Bus-clock cycle time• In x1 mode,tCYC

Page 548

8 ELECTRICAL CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-758.6.3 C33 Block AC Characteristic TablesExternal clock input characteristics(Note) These

Page 549 - EPSON B-APPENDIX-41

TABLE OF CONTENTSEPSON vIII PERIPHERAL BLOCKIII-1 INTRODUCTION...

Page 550

8 ELECTRICAL CHARACTERISTICSA-76 EPSON S1C33210 PRODUCT PARTCommon characteristics(Unless otherwise specified: VDD=2.7V to 3.6V, VSS=0V, Ta=-40°C to

Page 551 - EPSON B-APPENDIX-43

8 ELECTRICAL CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-77DRAM access cycle common characteristics(Unless otherwise specified: VDD=2.7V to 3.6V, VS

Page 552

8 ELECTRICAL CHARACTERISTICSA-78 EPSON S1C33210 PRODUCT PART8.6.4 C33 Block AC Characteristic Timing ChartsClockOSC3(High-speed clock)tC3BCLK(Clock o

Page 553 - EPSON B-APPENDIX-45

8 ELECTRICAL CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-79SRAM read cycle (basic cycle: 1 cycle)BCLKA[23:0]#CEx#RDD[15:0]#WAITtC3tADtCE1 tCE2tRDD2t

Page 554

8 ELECTRICAL CHARACTERISTICSA-80 EPSON S1C33210 PRODUCT PARTSRAM write cycle (basic cycle: 2 cycles)BCLKA[23:0]#CEx#WRD[15:0]#WAITC1 C2tADtCE1 tCE2tW

Page 555 - EPSON B-APPENDIX-47

8 ELECTRICAL CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-81DRAM random access cycle (basic cycle)BCLKA[23:0]#RAS#HCAS/#LCAS#RDD[15:0]#WED[15:0]RAS1D

Page 556

8 ELECTRICAL CHARACTERISTICSA-82 EPSON S1C33210 PRODUCT PARTEDO DRAM random access cycle (basic cycle)BCLKA[23:0]#RAS#HCAS/#LCAS#RDD[15:0]#WED[15:0]R

Page 557

8 ELECTRICAL CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-83DRAM CAS-before-RAS refresh cycleBCLK#RAS#HCAS/#LCAS#WECBR refresh cycleCCBR1 CCBR2 CCBR3

Page 558 - Epson IS energy savings

8 ELECTRICAL CHARACTERISTICSA-84 EPSON S1C33210 PRODUCT PART#BUSREQ, #BUSACK and #NMI timingBCLK#BUSREQ#BUSACKeBUS_OUT signals ∗1eBUS_OUT signals ∗1#

Page 559 - Technical Manual

8 ELECTRICAL CHARACTERISTICSS1C33210 PRODUCT PART EPSON A-858.7 Oscillation CharacteristicsOscillation characteristics change depending on conditions

Commentaires sur ces manuels

Pas de commentaire